## M27210 1M (64K x 16) WORD-WIDE EPROM **MILITARY** - Military Temperature Range — -55°C to + 125°C (T<sub>C</sub>) - High-Performance HMOS\* II-E — 200 ns Access Time - Low 200 mA Active Power - Complete Upgrade Capability PGM "Don't Care" Status Allows Wiring in Higher Order Addresses - Fast Programming Quick-Pulse Programming™ Algorithm—8 Seconds Typical - New Word-Wide PinoutClean, "Flow-Through" Architecture - Standard EPROM Features - TTL Compatibility - Two Line Control - 40-Pin DIP The Intel M27210 is a 5V only, 1,048,576-bit, Electrically Programmable Read Only Memory. It is organized as 64K-words of 16 bits each. It defines a new-clean memory architecture, oriented toward high-performance 16-bit and 32-bit CPUs, which simplifies circuit layout and offers a pin-compatible growth path to higher densities. The M27210's unique circuit design provides for no-hardware-change upgrades to 4M-bits in the future. Since the $\overline{PGM}$ pin is a "don't care" state during read mode, direct connections to higher order addresses, A16 and A17, can be made without affecting the device's read operation. The M27210 will be offered in a DIP with the same 4M-bit upgrade path. The M27210 provides the highest density and performance available to 16-bit and 32-bit microprocessors. Its by-16 organization makes it an ideal single-chip firmware solution in most microprocessor applications. The M27210's large capacity is sufficient for storage of operating system kernels in addition to standard bootstrap and diagnostic code. Direct execution of operating system software is made possible by the M27210's fast 200 ns access time, which yields no-WAIT-state operation in such high-performance CPUs as the 10 MHz 80286. The M27210 is part of a two product military megabit EPROM family. Another family member is the M27011. The 8 x 16K x 8 M27011 utilizes page addressing, and continued no-hardware-change upgrades to 32 M-bits in the same JEDEC-compatible 28-pin site. The M27210 shares several features with standard JEDEC EPROMs, including two-line output control for simplified interfacing. It can be programmed rapidly using Intel's Quick-Pulse Programming™ Algorithm, typically within 8 seconds. The M27210 is manufactured using a scaled version of Intel's advanced HMOS\* II-E process which assures highest reliability and manufacturability. \*HMOS is a patented process of Intel Corporation. Figure 1. Block Diagram ### **Pin Names** | A <sub>0</sub> -A <sub>17</sub> | ADDRESSES | |---------------------------------|---------------------| | CE | CHIP ENABLE | | Œ | OUTPUT ENABLE | | O <sub>0</sub> -O <sub>15</sub> | OUTPUTS | | PGM | PROGRAM | | N.C. | NO INTERNAL CONNECT | | D.U. | DON'T USE | | 4M | 2M | ١. | M27210 | _ | 2M | 4M | |----------------|----------------|-------------------|--------|-------------------|-----------------|-----------------| | Vpp | Vpp | VPP 🗆 | , U | 10 D VCC | Vcc | Vcc | | CE | CE | ᇛᆸ | 2 3 | S9 □ PGM | PGM | A <sub>17</sub> | | 015 | 015 | 0 <sub>15</sub> ☐ | 3 3 | 58 🗆 NC | A <sub>16</sub> | A <sub>16</sub> | | 014 | 014 | 014 □ | 4 3 | 37 <b>- 1</b> 415 | A <sub>15</sub> | A <sub>15</sub> | | 013 | 013 | 013 <b>□</b> | 5 3 | 36 □ ^14 | A <sub>14</sub> | A14 | | 012 | 012 | 012 | | 5 A13 | A <sub>13</sub> | A <sub>13</sub> | | 011 | 011 | º11 □ | 7 3 | 54 D ^12 | A <sub>12</sub> | A <sub>12</sub> | | 010 | 010 | º10 □ | 8. 3 | 33 <b>- ^</b> 11 | A <sub>11</sub> | A11 | | O <sub>9</sub> | 09 | ᅄᆸ | 9 3 | 32 <b>□ ^</b> 10 | A <sub>10</sub> | A <sub>10</sub> | | OB | O <sub>B</sub> | ಿಕ⊏ | 10 3 | 31 🗖 🔦 | Ag | Ag | | GND | GND | GND 🗆 | 11 3 | SC 🗖 GND | GND | GND | | 07 | 07 | ᅃ | 12 2 | 29 🗖 ^8 | Aa | A <sub>8</sub> | | O <sub>6</sub> | 06 | °6 □ | 13 2 | 28 <b>3 ^</b> 7 | A7 | A <sub>7</sub> | | O <sub>5</sub> | 05 | 05 □ | 14 2 | 27 🗖 👫 | A <sub>6</sub> | A <sub>6</sub> | | 04 | O <sub>4</sub> | ᅆᄱ | 15 2 | 26 🗀 ^5 | A <sub>5</sub> | A <sub>5</sub> | | O <sub>3</sub> | O <sub>3</sub> | 03 ⊏ | 16 2 | 25 🗖 🗛 | A <sub>4</sub> | . A4 | | O <sub>2</sub> | 02 | 02 □ | | 24 🗖 ^3 | Aз | A <sub>3</sub> | | 01 | 01 | ᅄᄆ | 18 2 | 23 🗖 ^2 | A <sub>2</sub> | A <sub>2</sub> | | Ο <sub>0</sub> | 00 | ∾⊏ | 19 2 | 22 🗖 🐴 | A <sub>1</sub> | A <sub>1</sub> | | OE | ŌĒ | ᅋᄆ | 20 2 | 21 🗖 🐪 | A <sub>0</sub> | A <sub>0</sub> | 271050-2 NOTE: Compatible Higher Density Word Wide EPROM Pin Configurations are Shown in the Blocks Adjacent to the M27210 Pins Figure 2. Cerdip Pin Configurations ### **ABSOLUTE MAXIMUM RATINGS\*** NOTICE: This is a production data sheet. The specifications are subject to change without notice. \*WARNING: Stressing the device beyond the "Absolute Maximum Ratings" may cause permanent damage. These are stress ratings only. Operation beyond the "Operating Conditions" is not recommended and extended exposure beyond the "Operating Conditions" may affect device reliability. ## **Operating Conditions** | Symbol | Description | Min | Max | Units | |----------------|-------------------------------|------|-------|-------| | T <sub>C</sub> | Case Temperature (Instant On) | -55 | + 125 | ပ္ | | Voc | Digital Supply Voltage | 4.50 | 5.50 | > | ## **READ OPERATION** ## D.C. CHARACTERISTICS (Over Specified Operating Conditions) | | | | LI | mits | | Comments | |---------------------------------|-----------------------------------|------|--------|--------------------|-------|---------------------------| | Symbol | * Parameter | Min | Typ(3) | Max | Units | Comments | | ILI | Input Load Current | | | 1 | μΑ | V <sub>IN</sub> = 5.5V | | ILO | Output Leakage Current | | | 1 | μΑ | V <sub>OUT</sub> = 5.5V | | I <sub>PP1</sub> (2) | V <sub>PP</sub> Load Current Read | | | 1 | μА | V <sub>PP</sub> = 5.5V | | ISB | V <sub>CC</sub> Current Standby | | | 60 | mA | CE=V <sub>IH</sub> | | l <sub>CC1</sub> <sup>(2)</sup> | V <sub>CC</sub> Current Active | | | 200 | mA | CE=OE=V <sub>IL</sub> | | V <sub>IL</sub> | Input Low Voltage | -0.1 | | +0.8 | ٧ | | | V <sub>IH</sub> | Input High Voltage | 2.0 | | V <sub>CC</sub> +1 | V | | | VOL | Output Low Voltage | | | 0.45 | V | I <sub>OL</sub> = 2.1 mA | | V <sub>OH</sub> | Output High Voltage | 2.4 | | | ° V | I <sub>OH</sub> = -400 μA | ## A.C. CHARACTERISTICS (Over Specified Operating Conditions) | Versions | V <sub>CC</sub> ± 10% | M272 | 10-20 | M272 | 10-25 | Unit | |--------------------------------|--------------------------------------------------------------------|---------|-------|------|-------|------| | Symbol | Characteristics | Min Max | | Min | Max | ] | | tACC | Address to Output Delay | · · | 200 | | 250 | ns | | tCE | CE to Output Delay | | 200 | | 250 | ns | | toE | OE to Output Delay | | 80 | | 100 | ns | | t <sub>DF</sub> <sup>(4)</sup> | OE High to Output Float | 0 | 60 | 0 | 60 | ns | | tон | Output Hold from<br>Addresses CE or OE<br>Whichever Occurred First | 0 | | 0 | | ns | #### NOTES - 1. V<sub>CC</sub> must be applied simultaneously or before V<sub>PP</sub> and removed simultaneously or after V<sub>PP</sub>. - 2. The maximum current value is with Outputs O<sub>0</sub> to O<sub>15</sub> unloaded. - 3. Typical values are for $T_C = 25^{\circ}C$ and nominal supply voltages. - 4. Output Float is defined as the point where data is no longer driven—see timing diagram. ## **CAPACITANCE** $T_C = 25^{\circ}C$ , f = 1MHz | Symbol | Parameter | Typ(1) | Max | Unit | Conditions | |------------------|-----------------------------------|--------|-----|------|-----------------------| | CIN | Input Capacitance | 4 | 6 | рF | $V_{IN} = 0V$ | | Cour | Output Capacitance | 8 | 12 | рF | V <sub>OUT</sub> = 0V | | C <sub>VPP</sub> | V <sub>PP</sub> Input Capacitance | | 25 | ρF | $V_{PP} = 0V$ | #### A.C. TESTING INPUT/OUTPUT WAVEFORM A.C. testing inputs are driven at 2.4V for a Logic "1" and 0.45V for a Logic "0". Tirning measurements are made at 2.0V for a Logic "1" and 0.8V for a Logic "0." #### A.C. TESTING LOAD CIRCUIT ## A.C. WAVEFORMS #### NOTES: 1. Typical values are for $T_C$ = 25°C and nominal supply voltages. 2. OE may be delayed up to $t_{CE}$ — $t_{OE}$ after the falling edge of $\overline{CE}$ without impact on $t_{CE}$ . #### **DEVICE OPERATION** The modes of operation of the M27210 are listed in Table 1. A single 5V power supply is required in the read mode. All inputs are TTL levels except for V<sub>PP</sub>. **Table 1. Modes Selection** | | Pins | CE | ŌĒ | PGM | Ag | Ao | Vpp | Vcc | Outputs | |-------------|-----------------------|-----------------|-----------------|-----------------|--------------------|-----------------|-----------------|----------|------------------| | Mode | | | " | ram | - ry | ~0 | VPP | VCC | Outputs | | Read | | VIL | VIL | Х | X(1) | X | Х | 5.0V | D <sub>OUT</sub> | | Output Disa | able | V <sub>IL</sub> | ViH | Х | Х | Х | Х | 5.0V | High Z | | Standby | | V <sub>IH</sub> | Х | Х | Х | Х | Х | 5.0V | High Z | | Programmi | ng | VIL | V <sub>IH</sub> | VIL | Х | Х | (Note 4) | (Note 4) | D <sub>IN</sub> | | Program V | erify | VIL | V <sub>IL</sub> | V <sub>iH</sub> | Х | Х | (Note 4) | (Note 4) | D <sub>OUT</sub> | | Program In | hibit | V <sub>IH</sub> | Х | Х | Х | ·X | (Note 4) | (Note 4) | High Z | | inteligent | Manufacturer(3) | VIL | V <sub>IL</sub> | Х | V <sub>H</sub> (2) | V <sub>IL</sub> | Vcc | 5.0V | 0089 H | | Identifier | Device <sup>(3)</sup> | VIL | VIL | Х | V <sub>H</sub> (2) | V <sub>IH</sub> | V <sub>CC</sub> | 5.0V | 00FFH | #### NOTES: - 1. X can be V<sub>IL</sub> or V<sub>IH</sub> - $2. V_{H} = 12.0V \pm 0.5V$ - 3. $A_1 A_8$ , $A_{10} A_{15} = V_{IL}$ - 4. See Table 2 for VCC and Vpp voltages. ## **Read Mode** The M27210 has two control functions, both of which must be logically active in order to obtain data at the outputs. Ghip Enable ( $\overline{CE}$ ) is the power control and should be used for device selection. Output Enable ( $\overline{OE}$ ) is the output control and should be used to gate data from the output pins, independent of device selection. Assuming that addresses are stable, the address access time ( $t_{ACC}$ ) is equal to the delay from $\overline{CE}$ to output ( $t_{CE}$ ). Data is available at the outputs after a delay of $t_{OE}$ from the falling edge of $\overline{OE}$ , assuming that $\overline{CE}$ has been low and addresses have been stable for at least $t_{ACC}$ - $t_{OE}$ . ## Standby Mode EPROMs can be placed in standby mode which reduces the maximum current of the device by applying a TTL-high signal to the $\overline{CE}$ input. When in standby mode, the outputs are in a high impedance state, independent of the $\overline{OE}$ input. ## **Two Line Output Control** Because EPROMs are usually used in larger memory arrays, Intel has provided 2 control lines which accommodate this multiple memory connection. The two control lines allow for: - a) the lowest possible memory power dissipation, - b) complete assurance that output bus contention will not occur To use these two control lines most efficiently, $\overline{CE}$ should be decoded and used as the primary device selecting function, while $\overline{OE}$ should be made a common connection to all devices in the array and connected to the $\overline{READ}$ line from the system control bus. This assures that all deselected memory devices are in their low power standby mode and that the output pins are active only when data is desired from a particular memory device. ## SYSTEM CONSIDERATIONS The power switching characteristics of EPROMs require careful decoupling of the devices. The supply current, I<sub>CC</sub>, has three segments that are of interest to the system designer—the standby current level, the active current level, and the transient current peaks that are produced by the falling and rising edges of Chip Enable. The magnitude of these transient current peaks is dependent on the output capacitive and inductive loading of the device. The associated transient voltage peaks can be suppressed by complying with Intel's Two-Line Control, and by properly selected decoupling capacitors. It is recommended that a 0.1 µF ceramic capacitor be used on every device between V<sub>CC</sub> and GND. This should be a high frequency capacitor for low inherent inductance and should be placed as close to the device as possible. In addition, a 4.7 µF bulk electrolytic capacitor should be used between V<sub>CC</sub> and GND for every eight devices. The bulk capacitor should be located near where the power supply is connected to the array. The purpose of the bulk capacitor is to overcome the voltage droop caused by the inductive effect of PC board-traces. ## PROGRAMMING MODES Caution: Exceeding 14V on V<sub>PP</sub> will permanently damage the device. Initially, and after each erasure, all bits of the EPROM are in the "1" state. Data is introduced by selectively programming "0s" into the desired bit locations. Although only "0s" will be programmed, both "1s" and "0s" can be present in the data word. The only way to change a "0" to a "1" is by ultraviolet light erasure (Cerdip EPROMs). The device is in the programming mode when V<sub>PP</sub> is raised to its programming voltage (See Table 2) and $\overline{\text{CE}}$ and $\overline{\text{PGM}}$ are both at TTL low. The data to be programmed is applied 16 bits in parallel to the data output pins. The levels required for the address and data inputs are TTL. ## **Program Inhibit** Programming of multiple EPROMS in parallel with different data is easily accomplished by using the Program Inhibit mode. A high-level CE or PGM input inhibits the other devices from being programmed. Except for $\overline{\text{CE}}$ , all like inputs (including $\overline{\text{OE}}$ ) of the parallel EPROMs may be common. A TTL low-level pulse applied to the $\overline{\text{PGM}}$ input with $V_{PP}$ at its programming voltage and $\overline{\text{CE}}$ at TTL-Low will program the selected device. ## **Program Verify** A verify should be performed on the programmed bits to determine that they have been correctly programmed. The verify is performed with $\overline{OE}$ at $V_{IL}$ , $\overline{CE}$ at $V_{IL}$ , $\overline{PGM}$ at $V_{IH}$ and $V_{PP}$ and $V_{CC}$ at their programming voltages. ## INTEL EPROM PROGRAMMING SUPPORT TOOLS Intel offers a full line of EPROM Programmers providing state-of-the-art programming for Intel programmable devices. The modular architecture of Intel's EPROM programmers allows you to add new support as it becomes available, with very low cost add-ons. For example, even the earliest users of the iUP-FAST 27/K module may take advantage of Intel's new Quick-Pulse Programming™ Algorithm, the fastest in the industry. Intel EPROM programmers may be controlled from a host computer using Intel's PROM Programming software (iPPS). iPPS makes programming easy for a growing list of industry standard hosts, including the IBM PC, XT, AT and PCDOS compatibles, Intellec Development Systems. Intel's iPDS Personal Development System, and the Intel Network Development System (iNDS-II). Stand-alone operation is also available, including device previewing, editing, programming, and download of programming data from any source over an RS232C port. For further details consult the EPROM Programming section of the Development Systems Handbook. # ERASURE CHARACTERISTICS (FOR CERDIP EPROMS) The erasure characteristics are such that erasure begins to occur upon exposure to light with wavelengths shorter than approximately 4000 Angstroms (Å). It should be noted that sunlight and certain types of fluorescent lamps have wavelengths in the 3000-4000Å range. Data shows that constant exposure to room level fluorescent lighting could erase the EPROM in approximately 3 years, while it would take approximately 1 week to cause erasure when exposed to direct sunlight. If the device is to be exposed to these types of lighting conditions for extended periods of time, opaque labels should be placed over the window to prevent unintentional erasure. The recommended erasure procedure is exposure to shortwave ultraviolet light which has a wavelength of 2537 Angstroms (Å). The integrated dose (i.e., UV intensity $\times$ exposure time) for erasure should be a minimum of 15 Wsec/cm². The erasure time with this dosage is approximately 15 to 20 minutes using an ultraviolet lamp with a 12000 $\mu\text{W/cm²}$ power rating. The EPROM should be placed within 1 inch of the lamp tubes during erasure. The maximum integrated dose an EPROM can be exposed to without damage is 7258 Wsec/cm² (1 week @ 12000 $\mu\text{W/cm²}$ ). Exposure of the device to high intensity UV light for longer periods may cause permanent damage. Figure 3. Quick-Puise Programming™ Algorithm ## Quick-Pulse Programming™ Algorithm Intel's M27210 EPROMs can be programmed using the Quick-Pulse Programming Algorithm, developed by Intel to substantially reduce the throughput time in the production programming environment. This algorithm allows these devices to be programmed in under eight seconds, almost a hundred fold improvement over previous algorithms. Actual programming time is a function of the PROM programmer being used. The Quick-Pulse Programming Algorithm uses initial pulses of 100 microseconds followed by a word veri- fication to determine when the addressed word has been successfully programmed. Up to 25 100 $\mu s$ pulses per word are provided before a failure is recognized. A flow chart of the Quick-Pulse Programming Algorithm is shown in Figure 3. For the Quick-Pulse Programming Algorithm, the entire sequence of programming pulses and word verifications is performed at $V_{\rm CC}=6.25 V$ and $V_{\rm PP}$ at 12.75V. When programming of the EPROM has been completed, all data words should be compared to the original data with $V_{\rm CC}=V_{\rm PP}=5.0 V$ . ## D.C. PROGRAMMING CHARACTERISTICS $T_C = 25^{\circ}C \pm 5^{\circ}C$ #### Table 2 | | Parameter | | Limits | Comments | | |---------------------|---------------------------------------------------|------|--------------------|----------|-------------------------------------------| | Symbol | Parameter | Min | Max | Unit | (Note 1) | | ILI | Input Leakage Current (All Inputs) | | 10 | μА | V <sub>IN</sub> = 6V | | V <sub>IL</sub> | Input Low Level (All Inputs) | -0.1 | 0.8 | ٧ | | | V <sub>IH</sub> | Input High Level | 2.0 | V <sub>CC</sub> +1 | ٧ | | | VOL | Output Low Voltage During Verify | | 0.45 | ٧ | $I_{OL} = 2.1 \text{ mA}$ | | V <sub>OH</sub> | Output High Voltage During Verify | 2.4 | | V | $I_{OH} = -400 \mu A$ | | lcc2 <sup>(3)</sup> | V <sub>CC</sub> Supply Current (Program & Verify) | | 160 | mA | $\overline{CE} = \overline{PGM} = V_{IL}$ | | I <sub>PP2</sub> | V <sub>PP</sub> Supply Current (Program) | | 50 | mA | $\overline{CE} = \overline{PGM} = V_{IL}$ | | V <sub>PP</sub> | Quick-Pulse Programming Algorithm | 12.5 | 13.0 | V | | | V <sub>CC</sub> | Quick-Pulse Programming Algorithm | 6.0 | 6.5 | V | | ## A.C. PROGRAMMING CHARACTERISTICS T<sub>C</sub> = 25°C ±5°C (See Table 2 for V<sub>CC</sub> and V<sub>PP</sub> voltages.) | O. mah al | Parameter | Limits | | | Comments | | |------------------|---------------------------------|--------|-----|-------|----------|-------------------------| | Symbol | Parameter | Min | Тур | Max | Unit | (Note 1) | | tas | Address Setup Time | 2 | | | μs | | | toes | OE Setup Time | 2 | | | μs | | | tos | Data Setup Time | 2 | | | μs | | | t <sub>AH</sub> | Address Hold Time | 0 | | | μs | | | t <sub>DH</sub> | Data Hold Time | 2 | | | μs | | | t <sub>DFP</sub> | OE High to Output Float Delay | 0 | | 130 | ns | (Note 2) | | t <sub>VPS</sub> | V <sub>PP</sub> Setup Time | 2 | | | μs | | | tvcs | V <sub>CC</sub> Setup Time | 2 | | | μs | | | †CES | CE Setup Time | 2 | | | μs | | | tpw | PGM Initial Program Pulse Width | 95 | 100 | 105 | μs | Quick-Pulse Programming | | <sup>t</sup> OPW | PGM Overprogram Pulse Width | 2.85 | | 78.75 | ms | | | <sup>t</sup> OE | Data Valid from OE | | | 150 | ns | | ## \*A.C. CONDITIONS OF TEST | Input Rise and Fall Times (10% to 90%) 20 ns | |----------------------------------------------| | Input Pulse Levels 0.45V to 2.4V | | Input Timing Reference Level0.8V and 2.0V | | Output Timing Reference Level 0.8V and 2.0V | #### NOTES: V<sub>CC</sub> must be applied simultaneously or before V<sub>PP</sub> and removed simultaneously or after V<sub>PP</sub>. This parameter is only sampled and is not 100% tested. Output Float is defined as the point where data is no longer driven—see timing diagram. 3. The maximum current value is with outputs $O_0 - O_{15}$ unloaded. ### **PROGRAMMING WAVEFORMS** - The Input Timing Reference Level is 0.8V for V<sub>IL</sub> and 2V for a V<sub>IH</sub>. t<sub>OE</sub> and t<sub>DFP</sub> are characteristics of the device but must be accommodated by the programmer. When programming the M27210, a 0.1 μF capacitor is required across V<sub>PP</sub> and ground to suppress spurious voltage transients which can damage the device.